REG_WR_ADDR_iop_sw_spu_rw_gio_clr_mask_lo 335 include/asm-cris/arch-v32/hwregs/iop/iop_sw_spu_defs.h #define REG_WR_ADDR_iop_sw_spu_rw_gio_clr_mask_lo 116 REG_WR_ADDR_iop_sw_spu_rw_gio_clr_mask_lo 251 include/asm-cris/arch-v32/mach-a3/hwregs/iop/iop_sw_spu_defs.h #define REG_WR_ADDR_iop_sw_spu_rw_gio_clr_mask_lo 84